# Study of Parasitic Noise in Digital Signal Processing Systems

Zlatka Valkova-Jarvis<sup>1</sup>, Kamelia Nikolova<sup>1</sup> and Venera Dimitrova<sup>1</sup> <sup>1</sup> Faculty of Telecommunications at Technical University of Sofia 8 Kl. Ohridski Blvd, Sofia 1000 Bulgaria {zvv@tu-sofia.bg, ksi@tu-sofia.bg, vdimitrova@tusofia.bg}



**ABSTRACT:** In digital signal processing systems, the multiplication products cause parasitic noise which affect the system properties. Creating low sensitivity in the digital signal processing system cause the systems to reduce the noise and ultimately improve the performance of the system. In this paper, we have used the low sensitivity recursive first order digital systems to study the multiplication of products at poles. Thus, this work can enable the best performed fields of the studied digital signal processing systems.

Keywords: Quantisation Effects, Round-off Errors, First-order LP and HP DSP Networks, All-pass First-order Digital Systems

Received: 21 October 2021, Revised 15 December 2021, Accepted 4 January 2022

DOI: 10.6025/jisr/2022/13/1/1-9

**Copyright:** with Authors

## I. Introduction

Due to recursion, infinite impulse response (IIR) DSP systems have considerable advantages over finite impulse response (FIR) ones. Recursive systems are much preferred in practice owing to their very high efficiency, lower order, faster signal processing, and improved operation at high sampling rates. Despite the above advantages, IIR digital systems have more complex structures, pose greater challenges in design and investigation, may have linear phase responses in only part of the relevant frequency range, and can display instability.

Most DSP applications in telecommunications, especially real-time processing ones, use fixed-point binary arithmetic and signmagnitude, one's complement or two's complement binary encoding. Despite the narrow dynamic range, fixed point representation has advantages such as lower cost of hardware, higher speed processing and reduced energy consumption [1].

Ideally, all the discrete signals and parameters in both FIR and IIR DSP systems are of infinite length; hence the digital system will be absolutely quiet with no noise or distortion. In practice, delivering a working recursive DSP system based purely on theoretical design requires the use of a limited number of bits to represent the systems coefficients and processed signals. This

Journal of Information Security Research Volume 13 Number 1 March 2022

process is called quantisation and transforms the ideal linear DSP system into a real nonlinear DSP system. Hence, finite word length errors will appear, possibly resulting in a catastrophic impact on the performance of IIR digital systems and thus rendering them inoperative. For example, unexpected oscillations may appear in the output of a nonlinear digital system these are called limit cycles. They are typically a problem for recursive systems with poles located very close to the limit of stability (the unit circle) [1].

Quantisation can be performed either by rounding or by truncation, both having significant impact on the accuracy of the presentation of the numbers as well as the characteristics of digital circuits.

Quantisation effects are also called parasitic and, for fixedpoint digital systems, can be summarised as follows: overflow saturation; arithmetic rounding; coefficient quantisation; data scaling; limit cycling. Numerous methods are used for reducing parasitic effects and they are primarily directed towards one particular problem. However, general corrective techniques are also available and take the form of: scaling the input or coefficients, increasing the systems word length, and selecting an alternative digital structure [1], [2].

In DSP the following fixed-point parameters and signals are quantised by rounding or by truncation:

- The input and output signals;
- Signals resulting from intermediate calculations (also called inner products);
- Multiplier coefficients of the digital system.

The DSP system coefficients are quantised only once, remaining unchanged throughout the entire system operation but also causing the digital systems characteristics to diverge from their ideal form. If the system specifications are no longer met, the quantisation design must be optimised by allocating more bits or choosing a less sensitive realisation.

Quantisation of the results of intermediate calculations is a repetitive process that is reiterated on each cycle of the digital system action. As a result, the output of the system accumulates quantisation errors that worsen the DSP system performance.

It is of great importance to assess these errors in order to develop methods and approaches to reduce them [2]. One of the most effective approaches to counteract quantisation errors is the use of very low-sensitivity digital structures, such as cascade or parallel combinations of first- and second-order sections.

In addition to being the building blocks of cascade or parallel DSP structures, first-order sections may also be autonomously operating DSP units. Examples of this are, inter alia, digital integrators, differentiators, averagers, oscillators, DC blockers, maximum-flat group delay adjustable and fixed fractional delay digital filters [1], [3] digital Hilbert transformers; each performing as frequency selective low-/high-pass or all-pass systems [4].

In this work, classic frequency selective low-pass-cum-highpass and all-pass first-order low-sensitivity digital systems are studied. The comparative analysis conducted here helps to define the best performance areas of the investigated bilinear DSP systems with respect to the errors due to quantisation of multiplication products. Our analysis allows recommendations to be made for the optimum use of the first-order digital sections which were investigated, these being currently regarded as the best in terms of sensitivity.

## 2. Multiplication Round-off Noise Analysis a Theoretical Background

The nonlinear nature of the process of quantisation makes it difficult to assess the effects of the finite word length on the performance of DSP systems. Hence, the analysis of parasitic effects can only be estimated by making a number of assumptions regarding the quantisation being linear in nature. Statistical assessment of the quantisation errors is a method that, following these assumptions, allows quantisation of the values represented by fixed point to be regarded as a linear process with a given accuracy.

wever in such an approximate approach the results should also be treated as approximate.

The statistical assessments of quantisation errors that are most often used are:

• Probability Density Function *P*(*e*) (PDF);

bn

• Variance  $\sigma_e^2$  or its square root standard  $\sigma_a$  of the quantisation error;

• Signal-to-Noise Ratio (SNR).

In order to regard the quantisation of a signal m(n), resulting in the occurrence of the quantisation error e(n), as a linear process, the following assumptions are necessary:

1. The error noise signal e(n) is uncorrelated with the quantised signal m(n).

2. The random discrete sequence of the quantisation error e(n) is an independent process and its samples are uncorrelated with one another.

3. The Probability Density Function P(e) of the quantisation error of each sample of the discrete error sequence e(n) has a normal distribution and constant value in a range having a width equal to the quantisation step size  $\delta$ .

These stipulations make practical sense if the values of the discrete quantised signal m(n) vary considerably from sample to sample, which can occur when the quantisation step is small. The inner DSP products result from two arithmetic operations - summation and multiplication both produce fixed-point results with longer word length; these then have to be quantised, especially in the case of real-time signal processing.

When summing fixed-point binary numbers, any increase will occur at the most significant bit thus possibly resulting in an integer part; the quantisation of this integer will lead to overflow catastrophic in its effect on recursive digital systems.

In this work, we will investigate the quantisation of an inner signal resulting from intermediate multiplication. The word length of the multiplication product is the sum of those of the multiplication factors. In line with the stipulations listed above, a linear statistical noise model of multiplication product quantisation (Figure 1) can be developed. Assuming that quantisation by rounding is used, which is most often the case in practice, the model is called the round-off noise model.

The signal m(n) and the constant a are quantised to B bits before being multiplied. The discrete sequence of the multiplication u(n) = am(n) is quantised by rounding in order to reduce its word length to B bits. The quantisation device is replaced by the simple linear model shown in Figure 1, under which the quantised multiplication  $\hat{u}(n)$  will be the result of the sum of nonquantised multiplication u(n) and the quantisation error e(n) (more commonly called quantisation noise, because it really does have the characteristics of noise). The generated parasitic noise signal e(n) is injected at a node after each multiplication quantisation in the digital structure and is referred to as round-off noise [2].



Figure 1. Linear statistical noise model of multiplication product quantisation by rounding

Journal of Information Security Research Volume 13 Number 1 March 2022

The statistical quantisation noise model is regarded as a linear process when the samples of the signal m(n) have fast changing values. In this case, the quantisation noise signal samples are uncorrelated with each other, i.e.  $e_i(n)$  and  $e_i(k)$  are statistically independent for  $n \neq k$ . Hence, the round-off noise e(n) can be modelled as stationary white noise, uniformly distributed in the relevant interval. Since one multiplication is performed in the first-order DSP systems considered here, only one round-off noise source will appear. This error source develops a white noise n) at the output of the bilinear digital system, which is added to the output signal  $\hat{y}(n)$ , resulting in a output signal mixed with noise (n) (Figure 1).

When a fixed-point multiplication product is encoded by any of the three binary codes (sign-magnitude, one's complement or two's complement), round-off error will be normally distributed in the interval  $[-\delta/2 \div \delta/2]$ . When the quantisation error is normalised to the quantisation step size:  $e_n = e/\delta$ , the intervals of uniform distribution change. For the normalised round-off error the interval will be  $[-1/2 \div 1/2]$ .

The method that is used most frequently for a statistical representation of the quantisation error is determining variance  $\sigma_e^2$  or its square root standard deviation  $\sigma_e$ . In the case of fixed point representation, the uniformly distributed round-off noise e(n) has zero mean value and the variance  $\sigma_e^2[1]$ :

$$\sigma_e^2 = \frac{\delta^2}{12} = \frac{2^{-2B}}{12}.$$
 (2)

*B* is the word length in bits (without the sign bit). The quantisation step size  $\delta$  (step of sampling) is the maximum value of the modulus of the error for fixed-point fractional numbers.

The variance of the noise that reaches the bilinear digital system output as a result of the multiplication quantisation has a steady-state (nominal) value  $\sigma_v^2$  given by:

$$\sigma_{\gamma}^{2} = \sigma_{e}^{2} \frac{1}{2\pi i} \oint G(z) G(z^{-1}) z^{-1} dz = \sigma_{e}^{2} \sigma_{\gamma,n}^{2}, \qquad (2)$$

where G(z) is defined as noise transfer function (NTF), i.e. the transfer function from the round-off noise source E(z) to the digital system output Y(z). Clearly, the NTF depends on the structure of the digital filter.  $\sigma^{2}_{\gamma,n}$  denotes the noise gain and is also called normalised output noise variance [2], [5].

#### 3. Noise Models of First-order Lowsensitivity DSP Systems

As discussed, the use of very low-sensitivity digital structures is one of the most effective approaches to ensure successful DSP system performance in real-world conditions and to counteract the effects of finite word length. Different digital structures



In Figure 2, graphs of signal flow due to multiplication product quantisation in universal LP/HP first-order MHNS (Fig. 2a) and LS1b (Figure 2b) digital systems are shown [3].



Figure 2. Statistical round-off multiplication noise model of bilinear LP/HP DSP systems (a) MHNS and (b) LS1b

Since round-off noise models contain one noise source E(z), the noise transfer functions of bilinear LP/HP MHNS and LS1b systems are as follows:

$$G_{_{MHNS}}^{LP}(z) = \frac{Y(z)}{E(z)} = \frac{1+z^{-1}}{1-\alpha z^{-1}};$$

$$G_{_{LS1b}}^{LP}(z) = \frac{Y_{LP}(z)}{E(z)} = \frac{1+z^{-1}}{1-(1-2\beta)z^{-1}};$$
(3)
(3)

$$G_{_{MHNS}}^{HP}(z) = \frac{Y(z)}{E(z)} = \frac{1 - z^{-1}}{1 - \alpha z^{-1}};$$
(5)

$$G_{LS1b}^{HP}(z) = \frac{Y_{HP}(z)}{E(z)} = \frac{1 - z^{-1}}{1 - (1 - 2\beta)z^{-1}}.$$
(6)

Statistical round-off noise models for the three most lowsensitivity bilinear digital systems are depicted in Figure 3 [4]. The all-pass bilinear sections (Figure 2) noise transfer functions are as follows:

$$G_{MH1}(z) = \frac{Y(z)}{E(z)} = \frac{1+z^{-1}}{1-bz^{-1}};$$

$$G_{SV}(z) = \frac{Y(z)}{E(z)} = \frac{-1+z^{-1}}{1+(1-c)z^{-1}};$$

$$G_{ST1}(z) = \frac{Y(z)}{E(z)} = \frac{1+z^{-1}}{1-(1-a)z^{-1}}.$$
(9)



Figure 3. Statistical round-off multiplication noise model of bilinear Allpass DSP systems (a) MH1, (b) SV and (c) ST1

#### 4. Experimental Results

#### 4.1. Low-pass / High-pass bilinear sections

The universal LP/HP MHNS and LS1b are limit-cycle-free DSP systems, stable when the coefficients are  $\alpha \in (-1 \div 1)$  and  $\beta \in (1 \div 0)$ . As per Eq. (2), the nominal round-off noise variances for LP and HP MHNS and LS1b systems (Eqs. (3), (4), (5) and (6)) are respectively as follows:

$$\sigma_{LP}^{2} = \sigma_{e}^{2} \frac{2}{1-\alpha}; \quad \sigma_{LP}^{2} = \sigma_{e}^{2} \frac{1}{\beta}; \quad (10)$$

$$\sigma_{HP}^{2}_{MHNS} = \sigma_{e}^{2} \frac{2}{1+\alpha}; \quad \sigma_{HP}^{2} = \sigma_{e}^{2} \frac{1}{1-\beta}.$$
(11)

They are experimentally explored when the bilinear system fixed-point coefficient and the multiplication inner product are quantised by rounding to very short word length - 4, 5 and 6 bits, including the sign bit. Experimental results for round-off variance versus pole location are shown in Fig. 4a - for LP outputs (Eq. (10)), and in Fig. 4b - for HP outputs (Eq. (11)). The experiments are conducted on the pass-band frequency range, which is the essential one. One expected result is that the shorter the word length, the higher the value of the round-off variance. Due to its lower pass-band sensitivity [3], the LS1b bilinear system demonstrates lower multiplication round-off variance in comparison to the MHNS system for both LP and HP outputs. The shorter the word length, the bigger is the difference between these two sections. When the round-offquantisation removes more bits, the level of the round-off variance remains unchanged for larger pole location intervals. The variance levels change less frequently in the case of the low-sensitivity LS1b system.

#### 4.2. All-pass Bilinear Sections

Analytical expressions of output round-off noise variance for the bilinear all-pass systems in Fig. 3 (Eqs. (7), (8) and (9)) are likewise calculated:

$$\sigma_{MH1}^2 = \sigma_e^2 \frac{2}{1-b}; \quad \sigma_{SV}^2 = \sigma_e^2 \frac{2}{c}; \quad \sigma_{ST1}^2 = \sigma_e^2 \frac{2}{a}.$$
 (12)

Despite the word length, each all-pass system shows the best result for the pole location interval where it is most used in practice (Fig 5). The MH1 bilinear system has low round-off variance for the pole located in  $(-0.5\div0.5)$ . Actually, in the last third







(b)

Figure 4. Output round-off noise variance for bilinear (a) LP and (b) HP MHNS and LS1b DSP systems for different word lengths

of this interval, the SV system achieves a lower variance value, but this bilinear section is primarily useful when the pole is in  $(0.5\div1)$  where the SV section's variance is anyway the lowest. The ST1 all-pass system performs best when the pole is in the interval (-1÷-0.5), which corresponds to its existing implementation.





## 5. Conclusion

Regardless of their undoubted advantages, IIR digital systems suffer from parasitic effects due to quantisation of multiplier coefficients, signals and inner products of digital processing. Since the low-sensitivity of DSP systems provides better resistance to parasitic effects, this work investigates the round-off noise of the lowest sensitivity bilinear digital LP, HP and all-pass systems. Relevant assumptions are made about the source of quantisation noise that make the described linear noise model possible. The experiments performed confirm the lower the sensitivity the better the behaviour of the system in the frequency range which is important for the system.

The experimental work conducted here can be effectively employed for DSP systems of other types and orders, which will be helpful when choosing the best system for a particular application.

## References

[1] Udayashankara, V. (2012). Modern Digital Signal Processing, PHI Learning Pvt. Ltd.

[2] Mitra, S. K., Hirano, K. Sagakuchi, H. (1974). simple method of computing the input quantization and multiplication roundoff errors in a digital filter *IEEE Trans. on Acoustics, Speech and Signal Processing*, Volume ASSP-22 (5) 326-329, October.

[3] Stoyanov, G., Kawamata, M., Valkavo, Z. (1997). Secondorder very low-sensitivity bandpass/bandstop complex digital filter sections, *In*: Proceedings IEEE Region 10<sup>th</sup> Annual Conf. -64 TENCON "97", Brisbane, Australia, Volume 1, 61-64.

[4] Stoyanov, G., Nikolova, K. (2013). Improved accuracy and low-sensitivity design of digital allpass based Hilbert Transformers Proceedings Int. Conf. TELSIKS'2013, Nish, Serbia, 2013, page 51-60.

[5] Nikolova, Z., Romanska, D. (2008). Multiplication Products Quantization Noise Analysis for Orthogonal Complex IIR Digital Filters, ICEST'08, Nish, Serbia, 540 - 543, 25-27 June.