@article{3516, author = {Goran Jovanovic, Mile Stojcev, Tatjana Nikolic and Goran Nikolic}, title = {An Interface Architecture of Source-Synchronous Differential Point-To-Point Parallel Link}, journal = {Journal of Information & Systems Management}, year = {2022}, volume = {12}, number = {2}, doi = {https://doi.org/10.6025/jism/2022/12/2/52-60}, url = {https://www.dline.info/jism/fulltext/v12n2/jismv12n2_3.pdf}, abstract = {To transmit parallel data is normally we use clock across printed circuit board so that the skew problem is addressed. The issue is that the phase relation of the data and clock can be a failure due to different travel times through the link. We fixed the issue with an interface architecture of source-synchronous differential point-to-point parallel link. We used in this work an effective clock de-skew structure based on Delay Locked Loop. It is applied in the BiCMOS technology and is described with a low successful case locking time 40 ns (20 cycles @ 500 MHz), with other features.}, }